1170

A CMOS Two-Stage Amplifier Design Methodology for CAD Tools

Article

Last updated: 05 Jan 2025

Subjects

-

Tags

Automated analog circuit design (CAD)
Area excess factor (AEF)
Current excess factor (CEF)
Two-stage amplifier
A CMOS Two-Stage Amplifier Design Methodology for CAD Tools
2021 International Conference on Electronic Engineering (ICEEM)

Abstract

this paper presents an automated design methodology for a CMOS two-stage operational amplifier as a basic analog building block. The proposed methodology relies on a set of complex-less mathematical equations based on a current based MOSFET model, which describes all operating regions of the MOSFET. As a result, this design methodology offers an efficient, reliable, and fast method for transistor's sizing in high performance analog integrated circuits without the need for the deep knowledge of an experienced analog-circuit designer. Moreover, a key feature of the proposed methodology is a tradeoff between normalized total Current Excess Factor (CEF) and Area Excess Factor (AEF) of the circuit topology to achieve high power and area efficiency

Keywords

Automated analog circuit design (CAD), Area excess factor (AEF), Current excess factor (CEF), Two-stage amplifier

Volume

2nd IEEE International Conference on Electronic Eng., Faculty of Electronic Eng., Menouf, Egypt, 3-4 July. 2021

Issue Date

1 Jan 2021

Publish Date

20 Jun 2021

Page Start

83

Page End

88

Link

https://iceem2021.conferences.ekb.eg/article_1170.html

Order

15

Publication Type

Conference

Publication Title

2021 International Conference on Electronic Engineering (ICEEM)

Publication Link

https://iceem2021.conferences.ekb.eg/

Details

Type

Article

Locale

en

Created At

13 Dec 2022